# Memory Bank of 8086

#### Why memory bank required??????



To avoid above problem memory bank concept is used. Processor can access two consecutive memory locations in one cycle.

## Memory bank:

- Even Address Memory Bank
- Odd Address Memory Bank



- We know that the 8086 has a 20-bit address bus, so it can address 2<sup>20</sup> or 1,048, 576 addresses.
- At each address we can store an 8-bit data (1 byte). Hence the total memory capacity
  of 8086 is 1 M byte.
- However the data bus of 8086 is 16 bit and the processor is capable of processing 16 bit data i.e. words.
- The question is how to write a word (16 bit data) into a memory which is segmented to store the data in the byte form.



m(15.9)Fig. 2.8.1: How is a word stored in the 8086 memory?

- The answer is that a word is written into two consecutive memory addresses.
- That means the lower byte is written into the specified memory address say 0437AH and the higher byte is written into the next higher address as illustrated in Fig. 2.8.1.
- In order to make it possible to read or write a word with one machine cycle, the memory of 8086 is divided into two "banks" of upto 524, 288 bytes i.e. 500 K bytes each, as shown in Fig. 2.8.2.

| BHE | A0  | Bank      |
|-----|-----|-----------|
| (0  | 0 > | Both bank |
|     |     | (16 bit)  |
| (0  | 1_, | Odd       |
|     |     | (8 bit)   |
| (_1 | 0,  | even      |
|     |     | (8 bit)   |
| (1  | 1_, | No Bank   |



To start the working of Chip, every chip has to activate.

To activate or enable particular chip there is a pin which is called as chip select .

This pin is active low, hence CS=0 will enable the chip.



- The even addressed memory bank contains all the bytes which have even addresses such as 00000, 00002, 00004, ... etc.
- The odd addressed memory bank contains all the bytes which have odd addresses such as 00001, 00003, 00005 etc.
- The even addressed bank is also called as lower bank and the data lines of this bank are connected to the lower eight data lines i.e. D<sub>0</sub> to D<sub>7</sub> of 8086 as shown in Fig.
- The odd addressed bank is also called as the upper bank and the data lines of this bank are connected to the upper eight data lines i.e. D<sub>8</sub> to D<sub>15</sub> of 8086 as shown in Fig.
- The address line A<sub>0</sub> is used to enable the lower memory bank because A<sub>0</sub> is connected to the CS input of the lower bank.
- Address lines A<sub>1</sub> through A<sub>19</sub> are used for selecting the desired memory device in the bank and to address the desired byte in that device.
- The bus high enable (BHE) is used for enabling the memory in the upper bank.
- BHE is multiplexed out on a single line from 8086 at the same time when an address is sent out.
- The ALE signal is used to strobe in the address into the external latch. The same latch stores the BHE signal as well and holds it stable for the remaining machine cycle.

### **Different Types of memory access:**

- i. Accessing Even Addressed Byte Lower byte i.e. Lower 8 bits
- ii. Accessing Odd Addressed Byte Higher byte i.e. Higher 8 bits
- iii. Accessing Even Addressed word All 16 bits, first lower then higher
- iv. Accessing Odd Addressed Word All 16 bits, first higher then Lower

1. Accessing Even Addressed Byte Lower byte i.e. Lower 8 bits

How many cycles are required to perform this operation ??????

1 Cycle



Processor wants to access 8 bits of even

- The 8086 forces A<sub>0</sub> line LOW and BHE HIGH.
- This will enable the lower memory bank and disable the higher memory bank.
- The 8086 outputs the address of the desired even memory location on the address lines  $A_1$  to  $A_{19}$ .
- The data stored (byte) at the addressed memory location appears on the data lines  $D_0 D_7$  as shown by the hatched lines in Fig.

2. Accessing Odd Addressed Byte Higher byte i.e. Higher 8 bits

How many cycles are required to perform this operation ??????

1 Cycle



Byte from the addressed odd location

- The 8086 forces  $A_0 = 1$  (HIGH) and BHE = 0 (LOW).
- This will disable the lower (even) memory bank and enable the upper memory bank.
- The 8086 will output the address of desired odd memory location on A<sub>1</sub> to A<sub>19</sub> address lines.
- The data byte on the addressed odd location appears on the data lines  $D_8-D_{15}$ , as shown in Fig.

3. Accessing Even Addressed Word

# All 16 bits , first lower 8 bits then higher 8 bits

Here the 8086 wants to read a 16 bit word.

 As stated earlier, the lower byte of this word is stored first and the higher byte is stored at the next higher.

This is illustrated in Fig. 2.8.3(c). The lower byte of the word has been stored at the
even memory location A and the higher byte of the same word has been stored at the
next location (odd memory location A + 1).

• Both the memory banks are enabled because 8086 will force A<sub>0</sub> as well as BHE low.

The address on the lines A<sub>19</sub> - A<sub>1</sub> will point towards the locations A and A + 1 simultaneously.

The lower byte stored at location A will now appear on the data lines  $D_0 - D_7$  and the higher byte stored at location (A + 1) will appear on the data lines  $D_8 - D_{15}$  simultaneously.

even memory locations. Enabled Enabled ODD EVEN at the odd location (A+1) Higher Lower word is stored at CS O CS O even location "A" BHE = 0 (LOW) -Word from the location A and (A + 1)

How many cycles are required to perform this operation ??????

Processor wants to access 16 bits of

### 1 Cycle

### 4. Accessing Odd Addressed Word

All 16 bits, first Higher 8 bits then Lower 8 bits



- In this case the 8086 wants to read a word, the lower byte is stored at an odd address. (say A + 1) and the upper byte of the word is at even address (i.e. at B immediately next to A + 1).
- Now refer Fig. 2.8.3(d) and notice that the locations (A + 1) and B are not at the same level.
- Therefore the 8086 cannot use the same address for both these locations, (A+1) and
   B.
- Therefore it is not possible for 8086 to output a single address and read all the 16 bits of the word simultaneously.
- Hence the 8086 needs two bus cycles, to read the 16 bit word. One bus cycle is required to read the contents of location (A + 1) and other to read the contents of location B. The sequence of operations in these two bus cycles is as explained below.

How many cycles are required to perform this operation ??????

2 Cycle

### First bus cycle:

- In the first bus cycle, the 8086 forces  $A_0 = 1$  (HIGH) and  $\overline{BHE} = 0$  (LOW) so as to enable the odd bank.
- It then outputs the address on  $A_1 A_{19}$  lines to point at the location (A + 1).
- The contents of location (A + 1) will appear on the data lines  $D_8$  to  $D_{15}$ , as shown in Fig. 2.8.3(e).



#### Second bus cycle:

- In the second bus cycle the 8086 forces  $A_0 = 0$  (LOW) and  $\overline{BHE} = 1$  (HIGH) so as to enable the lower (even) bank.
- It then outputs the new address on the A<sub>1</sub> - A<sub>19</sub> lines to point at location B.
- The contents of location B will appear on D<sub>0</sub> D<sub>7</sub> as shown in Fig. 2.8.3(f).

